Part Number Hot Search : 
2N700 2N700 58004 TPSMA22 00BZXC 00222830 LTC2229 BR20100
Product Description
Full Text Search
 

To Download MB9033510 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 MB90335 Series
* Instruction system * Data types: Bit, Byte, Word, Long word * Addressing mode (23 types) * Enhanced high-precision computing with 32-bit accumulator * Enhanced Multiply/Divide instructions with sign and the RETI instruction * Instruction system compatible with high-level language (C language) and multi-task * Employing system stack pointer * Instruction set symmetry and barrel shift instructions * Program Patch Function (2 address pointer) * 4-byte instruction queue * Interrupt function * Priority levels are programmable * 20 interrupts function * Data transfer function * Extended intelligent I/O service function (EI2OS) : Maximum of 16 channels * DMAC : Maximum 16 channels * Low Power Consumption Mode * Sleep mode (with the CPU operating clock stopped) * Time-base timer mode (with the oscillator clock and time-base timer operating) * Stop mode (with the oscillator clock stopped) * CPU intermittent operation mode (with the CPU operating at fixed intervals of set cycles) * Package * LQFP-64P (FPT-64P-M23 : 0.65 mm pin pitch) * Process : CMOS technology * Operation guaranteed temperature: - 40 C to + 85 C (0 C to + 70 C when USB is in use) (Continued)
2
DS07-13735-6E
MB90335 Series
(Continued) * Internal peripheral function (resource) * I/O port : Max 45 ports * Time-base timer : 1channel * Watchdog timer : 1 channel * 16-bit reload timer : 1 channel * Multi-functional timer * 8/16-bit PPG timer (8-bit x 4 channels or 16-bit x 2 channels) the period and duty of the output pulse are freely programmable. * 16-bit PWC timer : 1 channel Timer function and pulse width measurement function * UART: 2 channels * Equipped with a full duplex (8-bit long) double buffer * Selectable asynchronous transfer or clock-synchronous serial (extended I/O serial) transfer. * Extended I/O serial interface : 1 channel * DTP/External interrupt circuit (8 channels) * Activate the extended intelligent I/O service by external interrupt input * Interrupt output by external interrupt input * Delayed interrupt output module * Outputs an interrupt request for task switching * USB: 1 channel * USB function (supports USB Full Speed) * Supports Full Speed/Up to 6 endpoints can be specified. * Dual port RAM (supports FIFO mode). * Transfer type: Control, Interrupt, Bulk or Isochronous transfer possible * USB HOST function 2C Interface: 1 channel *I * Supports Intel SM bus standards and Phillips I2C bus standards * Two-wire data transfer protocol specification * Master and slave transmission/reception
DS07-13735-6E
3
MB90335 Series
PIN ASSIGNMENT
(TOP VIEW)
P51 P41/TOT0 P40/TIN0 P67/INT7/SDA0 P66/INT6/SCL0 P65/INT5/PWC P64/INT4/SCK P63/INT3/SOT P62/INT2/SIN P61/INT1 P60/INT0 P27/PPG3 P26/PPG2 P25/PPG1 P50 Vcc UTEST Vss DVM DVP Vcc Vss HVM HVP Vcc HCON P42/SIN0 P43/SOT0 P44/SCK0 P45/SIN1 P46/SOT1 P47/SCK1 64 63 62 61 60 59 58 57 56 55 54 53 52 51 50 49
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16
48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33
Vss X1 X0 P24/PPG0 P23 P22 P21 P20 P17 P16 P15 P14 P13 P12 P11 P10
DS07-13735-6E
P52 P53 Vss MD2 MD1 MD0 RST P54 P00 P01 P02 P03 P04 P05 P06 P07
17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
(FPT-64P-M23)
5
MB90335 Series
(Continued) Pin no. 54, 55 Pin name P60, P61 INT0, INT1 P62 56 INT2 SIN P63 57 INT3 SOT P64 58 INT4 SCK P65 59 INT5 PWC P66 INT6 60 SCL0 P67 61 INT7 SDA0 1 3 4 7 8 10 21, 22 20 5, 9, 49 2, 6, 19, 48 UTEST DVM DVP HVM HVP HCON MD1, MD0 MD2 Vcc Vss C J J J J E B G UTEST input C C C C Port input (Hi-Z) C C I/O Circuit type* C Status at reset/ function Function General purpose input/output port (withstand voltage of 5 V) . Functions as the input pin for external interrupt ch.0 and ch.1. General purpose input/output port (withstand voltage of 5 V) . Functions as the input pin for external interrupt ch.2. Data input pin for extended I/O serial interface. General purpose input/output port (withstand voltage of 5 V) . Functions as the input pin for external interrupt ch.3. Data output pin for extended I/O serial interface. General purpose input/output port (withstand voltage of 5 V) . Functions as the input pin for external interrupt ch.4. Clock I/O pin for extended I/O serial interface. General purpose input/output port (withstand voltage of 5 V) . Functions as the input pin for external interrupt ch.5. Functions as the PWC input pin. General purpose input/output port (withstand voltage of 5 V) . Functions as the input pin for external interrupt ch.6. Functions as the input/output pin for I2C interface clock. The port output must be placed in Hi-Z state during I2C interface operation. General purpose input/output port (withstand voltage of 5 V) . Functions as the input pin for external interrupt ch.7. Functions as the I2C interface data input/output pin. The port output must be placed in Hi-Z state during I2C interface operation. USB test pin. Connect this to a pull-down resistor during normal usage. USB function D - pin. USB input USB function D + pin. (SUSPEND) USB HOST D - pin. USB HOST D + pin. High output External pull-up resistor connection pin. Mode input Input pin for selecting operation mode. Power supply Power supply pin. Power supply pin (GND).
* : For circuit information, refer to " I/O CIRCUIT TYPE".
DS07-13735-6E
7
MB90335 Series
I/O CIRCUIT TYPE
Type A
X1
Circuit Clock input
X0
Remarks * Oscillation feedback resistor of approx. 1 M * With standby control
Standby control signal B CMOS hysteresis input C
N-ch Nout
CMOS hysteresis input
* CMOS hysteresis input * N-ch open drain output
CMOS hysteresis input Standby control signal D
P-ch Pout
N-ch
Nout
CMOS hysteresis input Standby control signal E
P-ch Pout
* CMOS output * CMOS hysteresis input (With input interception function at standby) Notes : * Share one output buffer because both output of I/O port and internal resource are used. * Share one input buffer because both input of I/O port and internal resource are used. CMOS output
N-ch
Nout
F
R
CMOS hysteresis input with pull-up resistor of approx. 50 k CMOS hysteresis input
G CMOS hysteresis input
R
* CMOS hysteresis input with pull-down resistor of approx. 50 k * Flash product is not provided with pulldown resistor. (Continued)
8
DS07-13735-6E
MB90335 Series
HANDLING DEVICES
1. Preventing latch-up and turning on power supply
latch-up may occur on CMOS IC under the following conditions: * If a voltage higher than VCC or lower than VSS is applied to input and output pins. * A voltage higher than the rated voltage is applied between VCC and VSS. When latch-up occurs, power supply current increases rapidly and might thermally damage elements. When using CMOS IC, take great care to prevent the occurrence of latch-up.
2. Treatment of unused pins
Leaving unused input pins unconnected can cause abnormal operation or latch-up, leading to permanent damage. Unused input pins should always be pulled up or down through resistance of at least 2 k. Any unused input/output pins may be set to output mode and left open, or set to input mode and treated the same as unused input pins. If there is unused output pin, make it to open.
3. About the attention when the external clock is used
Even when using an external clock signal, an oscillation stabilization delay is applied after a power-on reset or when recovering from sub-clock or stop mode. When suing an external clock, 25 MHz should be the upper frequency limit. The following figure shows a sample use of external clock signals. * Using external clock
X0
OPEN
X1
4. Treatment of power supply pins (VCC/VSS)
In products with multiple VCC or VSS pins, the pins of the same potential are internally connected in the device to avoid abnormal operations including latch-up. However, you must connect the pins to external power supply and a ground line to lower the electro-magnetic emission level, to prevent abnormal operation of strobe signals caused by the rise in the ground level, and to conform to the total output current rating. Moreover, connect the current supply source with the VCC and VSS pins of this device at the low impedance. It is also advisable to connect a ceramic bypass capacitor of approximately 0.1 F between VCC and VSS pins near this device.
5. About crystal oscillator circuit
Noise near the X0 and X1 pins may cause the device to malfunction. Design the printed circuit board so that X0, X1, the crystal oscillator (or ceramic oscillator) , and the bypass capacitor to ground are located as close to the device as possible. It is strongly recommended to design the PC board artwork with the X0 and X1 pins surrounded by ground plane because stable operation can be expected with such a layout. Please ask the crystal maker to evaluate the oscillational characteristics of the crystal and this device.
6. Caution on Operations during PLL Clock Mode
On this microcontroller, if in case the crystal oscillator breaks off or an external reference clock input stops while the PLL clock mode is selected, a self-oscillator circuit contained in the PLL may continue its operation at its self-running frequency. However, Fujitsu will not guarantee results of operations if such failure occurs. 10 DS07-13735-6E
MB90335 Series
7. Stabilization of supply voltage
A sudden change in the supply voltage may cause the device to malfunction even within the VCC supply voltage operating range. For stabilization reference, the supply voltage should be stabilized so that VCC ripple variations (peak-to-peak value) at commercial frequencies (50 MHz to 60 MHz) fall below 10% of the standard VCC supply voltage and the transient regulation does not exceed 0.1 V/ms at temporary changes such as power supply switching.
8. Writing to flash memory
For serial writing to flash memory, always make sure that the operating voltage VCC is between 3.13 V and 3.6 V. For normal writing to flash memory, always make sure that the operating voltage VCC is between 3.0 V and 3.6 V.
9. Serial communication
There is a possibility to receive wrong data due to noise or other causes on the serial communication. Therefore, design a printed circuit board so as to avoid noise. Consider receiving of wrong data when designing the system. For example, apply a checksum to detect an error. If an error is detected, retransmit the data.
DS07-13735-6E
11
MB90335 Series
MEMORY MAP
Single chip mode (with ROM mirror function)
MB90V330A
FFFFFFH FF0000H
MB90F337
FFFFFFH FF0000H
MB90337
FFFFFFH FF0000H
ROM (FF bank)
ROM (FF bank)
ROM (FF bank)
00FFFFH 008000H 007FFFH 007900H 007100H
ROM area (image of FF bank)
00FFFFH 008000H 007FFFH 007900H
ROM area (image of FF bank)
00FFFFH 008000H 007FFFH 007900H
ROM area (image of FF bank)
Peripheral area
Peripheral area
Peripheral area
RAM area (28 Kbytes)
000100H 0000FBH
001100H
Register
000100H 0000FBH
RAM area (4 Kbytes) Register
001100H
000100H 0000FBH
RAM area (4 Kbytes) Register
Peripheral area
000000H 000000H
Peripheral area
000000H
Peripheral area
Notes : * When the ROM mirror function register has been set, the mirror image data at higher addresses ("FF8000H to FFFFFFH" ) of bank FF is visible from the higher addresses ("008000H to 00FFFFH") of bank 00. * The ROM mirror function is effective for using the C compiler small model. * The lower 16-bit addresses of bank FF are equivalent to those of bank 00. Since the ROM area in bank FF exceeds 48 Kbytes, however, the mirror image of all the data in the ROM area cannot be reproduced in bank 00. * When the C compiler small model is used, the data table mirror image can be shown at "008000H to 00FFFFH" by storing the data table at "FF8000H to FFFFFFH". Therefore, data tables in the ROM area can be referred without declaring the far addressing with the pointer.
DS07-13735-6E
13
MB90335 Series
F2MC-16L CPU PROGRAMMING MODEL
* Dedicated register
AH AL USP SSP PS PC DPR PCB DTB USB SSB ADB 8-bit 16-bit 32-bit
Accumulator User stack pointer System stack pointer Processor status Program counter Direct page register Program bank register Data bank register User stack bank register System stack bank register Additional data bank register
* General purpose registers
MSB 000180H + RP x 10H RW0 RL0 RW1 RW2 RL1 RW3 R1 R3 R5 R7 R0 R2 R4 R6 RW4 RL2 RW5 RW6 RL3 RW7 16-bit LSB
* Processor status
Bit 15 PS ILM 13 12 RP 87 CCR 0
14
DS07-13735-6E
MB90335 Series
I/O MAP
Address 000000H 000001H 000002H 000003H 000004H 000005H 000006H 000007H to 00000FH 000010H 000011H 000012H 000013H 000014H 000015H 000016H 000017H to 00001AH 00001BH 00001CH 00001DH 00001EH 00001FH 000020H 000021H 000022H 000023H 000024H 000025H 000026H 000027H 000028H 000029H SMR0 SCR0 SIDR0 SODR0 SSR0 UTRLR0 UTCR0 SMR1 SCR1 SIDR1 SODR1 SSR1 Serial Mode Register 0 Serial Control Register 0 Serial Input Data Register 0 Serial Output Data Register 0 Serial Status Register 0 UART Prescaler Reload Register 0 UART Prescaler Control Register 0 Serial Mode Register 1 Serial Control Register 1 Serial Input Data Register 1 Serial Output Data Register 1 Serial Status Register 1 ODR4 RDR0 RDR1 Port 4 Output Pin Register Port 0 Pull-up Resistance Register Port 1 Pull-up Resistance Register Prohibited R/W R/W R W R/W R/W R/W R/W R/W R W R/W UART1 UART0 0 0 1 0 0 0 0 0B 0 0 0 0 0 1 0 0B XXXXXXXXB 0 0 0 0 1 0 0 0B Communication 0 0 0 0 0 0 0 0B Prescaler (UART0) 0 0 0 0 - 0 0 0B 0 0 1 0 0 0 0 0B 0 0 0 0 0 1 0 0B XXXXXXXXB 0 0 0 0 1 0 0 0B (Continued) DS07-13735-6E 15 DDR4 DDR5 DDR6 Port 4 Direction Register Port 5 Direction Register Port 6 Direction Register Prohibited R/W R/W R/W Port 4 (Open-drain 0 0 0 0 0 0 0 0B control) Port 0 (PULL-UP) 0 0 0 0 0 0 0 0B Port 1 (PULL-UP) 0 0 0 0 0 0 0 0B DDR0 DDR1 DDR2 Port 0 Direction Register Port 1 Direction Register Port 2 Direction Register Prohibited R/W R/W R/W Port 4 Port 5 Port 6 0 0 0 0 0 0 0 0B - - - 0 0 0 0 0B 0 0 0 0 0 0 0 0B PDR4 PDR5 PDR6 Port 4 Data Register Port 5 Data Register Port 6 Data Register Prohibited R/W R/W R/W Port 0 Port 1 Port 2 0 0 0 0 0 0 0 0B 0 0 0 0 0 0 0 0B 0 0 0 0 0 0 0 0B Register abbreviation PDR0 PDR1 PDR2 Register Port 0 Data Register Port 1 Data Register Port 2 Data Register Prohibited R/W R/W R/W Port 4 Port 5 Port 6 XXXXXXXXB - - - XXXXXB XXXXXXXXB Read/ Write R/W R/W R/W Resource name Port 0 Port 1 Port 2 Initial Value XXXXXXXXB XXXXXXXXB XXXXXXXXB
MB90335 Series
Address 00002AH 00002BH 00002CH to 00003BH 00003CH 00003DH 00003EH 00003FH 000040H to 000045H 000046H 000047H 000048H 000049H 00004AH 00004BH 00004CH 00004DH 00004EH 00004FH to 000057H 000058H 000059H 00005AH 00005BH 00005CH 00005DH 00005EH 00005FH 000060H 000061H 000062H 000063H 000064H 000065H TMCSR0 TMR0 TMRLR0 TMR0 TMRLR0 SMCS SDR SDCR PWCSR PWCR DIVR PPG23 PPG01 PPGC0 PPGC1 PPGC2 PPGC3 ENIR EIRR ELVR Register abbreviation UTRLR1 UTCR1 Register UART Prescaler Reload Register 1 UART Prescaler Control Register 1 Prohibited DTP/Interrupt Enable Register DTP/Interrupt source Register Request Level Setting Register Lower Request Level Setting Register Upper Prohibited PPG0 Operation Mode Control Register PPG1 Operation Mode Control Register PPG2 Operation Mode Control Register PPG3 Operation Mode Control Register Prohibited PPG0 and PPG1 Output Control Register Prohibited PPG2 and PPG3 Output Control Register Prohibited XXXX0 0 0 0B 0 0 0 0 0 0 1 0B XXXXXXXXB 0XXX0 0 0 0B 0 0 0 0 0 0 0 0B 16-bit PWC Timer 0 0 0 0 0 0 0 XB 0 0 0 0 0 0 0 0B 0 0 0 0 0 0 0 0B - - - - - - 0 0B 0 0 0 0 0 0 0 0B XXXX 0 0 0 0B 16-bit Reload Timer XXXXXXXXB XXXXXXXXB XXXXXXXXB XXXXXXXXB (Continued) DS07-13735-6E R/W PPG ch.2/ch.3 0 0 0 0 0 0 XXB R/W PPG ch.0/ch.1 0 0 0 0 0 0XXB R/W R/W R/W R/W PPG ch.0 PPG ch.1 PPG ch.2 PPG ch.3 0X0 0 0XX1B 0X0 0 0 0 0 1B 0X0 0 0XX1B 0X0 0 0 0 0 1B R/W R/W R/W R/W DTP/External interrupt 0 0 0 0 0 0 0 0B 0 0 0 0 0 0 0 0B 0 0 0 0 0 0 0 0B 0 0 0 0 0 0 0 0B Read/ Write R/W R/W Resource name Initial Value
Communication 0 0 0 0 0 0 0 0B Prescaler (UART1) 0 0 0 0 - 0 0 0B
Serial Mode Control Status Register Serial Data Register Communication Prescaler Control Register PWC Control Status Register PWC Data Buffer Register PWC Dividing Ratio Control Register Prohibited Timer Control Status Register 16-bit Timer Register Lower 16-bit Reload Register Lower 16-bit Timer Register Upper 16-bit Reload Register Upper
R/W R/W R/W R/W R/W R/W
Extended Serial I/O Communication Prescaler
R/W R W R W
16
MB90335 Series
Register abbreviation ICR00 ICR01 ICR02 ICR03 ICR04 ICR05 ICR06 ICR07 ICR08 ICR09 ICR10 ICR11 ICR12 ICR13 ICR14 ICR15 HCNT0 HCNT1 HIRQ HERR HSTATE HFCOMP Read/ Write R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W HRTIMER HADR HEOF HFRAME HTOKEN Retry Timer Setting Register Host Address Register EOF Setting Register FRAME Setting Register Host Token End Point Register Prohibited UDCC UDC Control Register R/W R/W USB Function 1 0 1 0 0 0 0 0B 0 0 0 0 0 0 0 0B (Continued) R/W R/W R/W R/W R/W R/W R/W R/W USB HOST Interrupt Controller
Address 0000B0H 0000B1H 0000B2H 0000B3H 0000B4H 0000B5H 0000B6H 0000B7H 0000B8H 0000B9H 0000BAH 0000BBH 0000BCH 0000BDH 0000BEH 0000BFH 0000C0H 0000C1H 0000C2H 0000C3H 0000C4H 0000C5H 0000C6H 0000C7H 0000C8H 0000C9H 0000CAH 0000CBH 0000CCH 0000CDH 0000CEH 0000CFH 0000D0H 0000D1H
Register Interrupt Control Register 00 Interrupt Control Register 01 Interrupt Control Register 02 Interrupt Control Register 03 Interrupt Control Register 04 Interrupt Control Register 05 Interrupt Control Register 06 Interrupt Control Register 07 Interrupt Control Register 08 Interrupt Control Register 09 Interrupt Control Register 10 Interrupt Control Register 11 Interrupt Control Register 12 Interrupt Control Register 13 Interrupt Control Register 14 Interrupt Control Register 15 Host Control Register 0 Host Control Register 1 Host Interruption Register Host Error Status Register Host State Status Register SOF Interrupt FRAME Compare Register
Resource name
Initial Value 0 0 0 0 0 1 1 1B 0 0 0 0 0 1 1 1B 0 0 0 0 0 1 1 1B 0 0 0 0 0 1 1 1B 0 0 0 0 0 1 1 1B 0 0 0 0 0 1 1 1B 0 0 0 0 0 1 1 1B 0 0 0 0 0 1 1 1B 0 0 0 0 0 1 1 1B 0 0 0 0 0 1 1 1B 0 0 0 0 0 1 1 1B 0 0 0 0 0 1 1 1B 0 0 0 0 0 1 1 1B 0 0 0 0 0 1 1 1B 0 0 0 0 0 1 1 1B 0 0 0 0 0 1 1 1B 0 0 0 0 0 0 0 0B 0 0 0 0 0 0 0 1B 0 0 0 0 0 0 0 0B 0 0 0 0 0 0 1 1B XX 0 1 0 0 1 0B 0 0 0 0 0 0 0 0B 0 0 0 0 0 0 0 0B 0 0 0 0 0 0 0 0B XXXXXX 0 0B X 0 0 0 0 0 0 0B 0 0 0 0 0 0 0 0B XX 0 0 0 0 0 0B 0 0 0 0 0 0 0 0B XXXXX 0 0 0B 0 0 0 0 0 0 0 0B
18
DS07-13735-6E
MB90335 Series
Register abbreviation EP0C EP1C EP2C EP3C EP4C EP5C TMSP UDCS UDCIE EP0IS EP0OS EP1S EP2S EP3S EP4S EP5S EP0DT EP1DT EP2DT EP3DT EP4DT Read/ Write R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R R R/W R/W R/W R/W R/W, R R/W R R/W R R/W R R/W R R/W R R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W
Address 0000D2H 0000D3H 0000D4H 0000D5H 0000D6H 0000D7H 0000D8H 0000D9H 0000DAH 0000DBH 0000DCH 0000DDH 0000DEH 0000DFH 0000E0H 0000E1H 0000E2H 0000E3H 0000E4H 0000E5H 0000E6H 0000E7H 0000E8H 0000E9H 0000EAH 0000EBH 0000ECH 0000EDH 0000EEH 0000EFH 0000F0H 0000F1H 0000F2H 0000F3H 0000F4H 0000F5H 0000F6H 0000F7H 0000F8H 0000F9H
Register EP0 Control Register EP1 Control Register EP2 Control Register EP3 Control Register EP4 Control Register EP5 Control Register Time Stamp Register UDC Status Register UDC Interrupt Enable Register EP0I Status Register EP0O Status Register EP1 Status Register EP2 Status Register EP3 Status Register EP4 Status Register EP5 Status Register EP0 Data Register EP1 Data Register EP2 Data Register EP3 Data Register EP4 Data Register
Resource name
Initial Value 0 1 0 0 0 0 0 0B XXXX 0 0 0 0B 0 0 0 0 0 0 0 0B 0 1 1 0 0 0 0 1B 0 1 0 0 0 0 0 0B 0 1 1 0 0 0 0 0B 0 1 0 0 0 0 0 0B 0 1 1 0 0 0 0 0B 0 1 0 0 0 0 0 0B 0 1 1 0 0 0 0 0B 0 1 0 0 0 0 0 0B 0 1 1 0 0 0 0 0B 0 0 0 0 0 0 0 0B XXXXX0 0 0B XX0 0 0 0 0 0B 0 0 0 0 0 0 0 0B XXXXXXXXB 1 0 XXX 1 XXB 0 XXXXXXXB 1 0 0 XX 0 0 0B XXXXXXXXB 1 0 0 0 0 0 0 XB XXXXXXXXB 1 0 0 0 0 0 0 0B XXXXXXXXB 1 0 0 0 0 0 0 0B XXXXXXXXB 1 0 0 0 0 0 0 0B XXXXXXXXB 1 0 0 0 0 0 0 0B XXXXXXXXB XXXXXXXXB XXXXXXXXB XXXXXXXXB XXXXXXXXB XXXXXXXXB XXXXXXXXB XXXXXXXXB XXXXXXXXB XXXXXXXXB (Continued)
USB Function
DS07-13735-6E
19
MB90335 Series
Register abbreviation EP5DT Read/ Write R/W R/W Prohibited
Address 0000FAH 0000FBH 0000FCH to 0000FFH 000100H to 001100H 001FF0H 001FF1H 001FF2H 001FF3H 001FF4H 001FF5H 007900H 007901H 007902H 007903H 007904H 007905H 007906H 007907H 007908H to 00790BH 00790CH 00790DH 00790EH 00790FH to 00791FH
Register EP5 Data Register
Resource name USB Function
Initial Value XXXXXXXXB XXXXXXXXB
RAM Area Program Address Detection Register ch.0 Lower PADR0 Program Address Detection Register ch.0 Middle Program Address Detection Register ch.0 Upper Program Address Detection Register ch.1 Lower PADR1 Program Address Detection Register ch.1 Middle Program Address Detection Register ch.1 Upper PRLL0 PRLH0 PRLL1 PRLH1 PRLL2 PRLH2 PRLL3 PRLH3 PPG Reload Register Lower ch.0 PPG Reload Register Upper ch.0 PPG Reload Register Lower ch.1 PPG Reload Register Upper ch.1 PPG Reload Register Lower ch.2 PPG Reload Register Upper ch.2 PPG Reload Register Lower ch.3 PPG Reload Register Upper ch.3 Prohibited FWR0 FWR1 SSR0 Flash Memory Program Control Register 0 Flash Memory Program Control Register 1 Sector Conversion Setting Register Prohibited (Continued) R/W R/W R/W Flash Flash Flash 0 0 0 0 0 0 0 0B 0 0 0 0 0 0 0 0B 0 0 XXXXX0B R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W PPG ch.0 PPG ch.1 PPG ch.2 PPG ch.3 XXXXXXXXB XXXXXXXXB XXXXXXXXB XXXXXXXXB XXXXXXXXB XXXXXXXXB XXXXXXXXB XXXXXXXXB XXXXXXXXB XXXXXXXXB XXXXXXXXB XXXXXXXXB XXXXXXXXB XXXXXXXXB
Address Match Detection
20
DS07-13735-6E
MB90335 Series
(Continued) Address 007920H 007921H 007922H 007923H 007924H 007925H 007926H 007927H 007928H to 007FFFH * Explanation on read/write R/W : Readable and Writable R : Read only W : Write only * Explanation of initial values 0 : Initial value is "0". 1 : Initial value is "1". X : Initial value is undefined. : Initial value is undefined (None). Note : No I/O instruction can be used for registers located between 007900H and 007FFFH. Register abbreviation DBAPL DBAPM DBAPH DMACS DIOAL DIOAH DDCTL DDCTH Register DMA Buffer Address Pointer Lower 8-bit DMA Buffer Address Pointer Middle 8-bit DMA Buffer Address Pointer Upper 8-bit DMA Control Register DMA I/O Register Address Pointer Lower 8-bit DMA I/O Register Address Pointer Upper 8-bit DMA Data Counter Lower 8-bit DMA Data Counter Upper 8-bit Prohibited Read/ Write R/W R/W R/W R/W R/W R/W R/W R/W DMAC Resource name Initial Value XXXXXXXXB XXXXXXXXB XXXXXXXXB XXXXXXXXB XXXXXXXXB XXXXXXXXB XXXXXXXXB XXXXXXXXB
DS07-13735-6E
21
MB90335 Series
INTERRUPT SOURCES, INTERRUPT VECTORS, AND INTERRUPT CONTROL REGISTERS
Interrupt source Reset INT 9 instruction Exceptional treatment USB Function1 USB Function2 USB Function3 USB Function4 USB HOST1 USB HOST2 I2C ch.0 DTP/External interrupt ch.0/ch.1 No DTP/External interrupt ch.2/ch.3 No DTP/External interrupt ch.4/ch.5 PWC/Reload timer ch.0 DTP/External interrupt ch.6/ch.7 No No No No No PPG ch.0/ch.1 No PPG ch.2/ch.3 No No No No UART (Send completed) ch.0/ch.1 Extended serial I/O UART(Reception completed) ch.0/ch.1 Time-base timer Flash memory status Delay interrupt output module x x x x x x EI2OS DMAC support x x x x x x x x x x x x x 0, 1 2 to 6*2 x x x x x x x x 14 x x x 13 9 12 x x x Interrupt vector Number* #08 #09 #10 #11 #12 #13 #14 #15 #16 #17 #18 #19 #20 #21 #22 #23 #24 #25 #26 #27 #28 #29 #30 #31 #32 #33 #34 #35 #36 #37 #38 #39 #40 #41 #42
1
Interrupt control register ICR Address
Priority High
Address FFFFDCH FFFFD8H FFFFD4H FFFFD0H FFFFCCH FFFFC8H FFFFC4H FFFFC0H FFFFBCH FFFFB8H FFFFB4H FFFFB0H FFFFACH FFFFA8H FFFFA4H FFFFA0H FFFF9CH FFFF98H FFFF94H FFFF90H FFFF8CH FFFF88H FFFF84H FFFF80H FFFF7CH FFFF78H FFFF74H FFFF70H FFFF6CH FFFF68H FFFF64H FFFF60H FFFF5CH FFFF58H FFFF54H
08H 09H 0AH 0BH 0CH 0DH 0EH 0FH 10H 11H 12H 13H 14H 15H 16H 17H 18H 19H 1AH 1BH 1CH 1DH 1EH 1FH 20H 21H 22H 23H 24H 25H 26H 27H 28H 29H 2AH
ICR00 0000B0H ICR01 0000B1H ICR02 0000B2H ICR03 0000B3H ICR04 0000B4H ICR05 0000B5H ICR06 0000B6H ICR07 0000B7H ICR08 0000B8H ICR09 0000B9H ICR10 0000BAH ICR11 0000BBH ICR12 0000BCH ICR13 0000BDH
ICR14 0000BEH
ICR15 0000BFH
Low
(Continued) 22 DS07-13735-6E
MB90335 Series
(Continued) : Available. EI2OS stop function provided (The interrupt request flag is cleared by the interrupt clear signal. With a stop request). : Available (The interrupt request flag is cleared by the interrupt clear signal). : Available when any interrupt source sharing ICR is not used. x : Unavailable *1 : If the same level interrupt is output simultaneously, the lower interrupt factor of interrupt vector number has priority. *2 : Ch.2 and ch.3 can be used in USB HOST operation. Notes : * If the same interrupt control register (ICR) has two interrupt factors and the use of the EI2OS is permitted, the EI2OS is activated when either of the factors is detected. As any interrupt other than the activation factor is masked while the EI2OS is running, it is recommended that you should mask either of the interrupt requests when using the EI2OS. * The interrupt flag is cleared by the EI2OS interrupt clear signal for the resource that has two interrupt factors in the same interrupt control register (ICR). * If a resource has two interrupt sources for the same interrupt number, both of the interrupt request flags are cleared by the DMAC interrupt clear signal. Therefore, when you use either of two interrupt factors for the DMAC function, another interrupt function is disabled. Set the interrupt request permission bit to " 0 " in the appropriate resource, and take measures by software polling.
CONTENT OF USB INTERRUPTION FACTOR
USB interrupt factor USB function 1 USB function 2 USB function 3 USB function 4 USB HOST1 USB HOST2 End Point 1-5 * SUSP, SOF, BRST, WKOP, COHF SPIT DIRQ, CHHIRQ, URIRQ, RWKIRQ SOFIRQ, CMPIRQ Details End Point 0-IN, End Point 0-OUT
* : End Point 1and 2 can be used in USB HOST operation.
DS07-13735-6E
23
MB90335 Series
USB
1. USB Function
The USB function is an interface supporting the USB (Universal Serial Bus) communications protocol. Features of USB function * Supports USB Full Speed * Supports full speed (12 Mbps). * The device status is auto-answer. * Bit stripping, bit stuffing, and automatic generation and check of CRC5 and CRC16. * Toggle check by data synchronization bit. * Automatic response to all standard commands except Get/SetDescriptor and SynchFrame commands (these three commands can be processed the same way as the class vendor commands). * The class vendor commands can be received as data and responded via firmware. * Supports up to a maximum of six EndPoints (EndPoint0 is fixed to control transfer). * Two built-in transfer data buffers for each end point (one IN buffer and one OUT buffer for end point 0). * Supports automatic transfer mode for transfer data via DMA (except buffers for EndPoint0).
24
DS07-13735-6E
MB90335 Series
2. USB HOST
USB HOST provides minimal host operations required and is a function that enables data to be transferred between devices without PC intervention. * Features of USB HOST * Automatic detection of Low Speed/Full Speed transfer * Low Speed/Full Speed transfer support * Automatic detection of connection and cutting device * Reset sending function support to USB-bus * Support of IN/OUT/SETUP/SOF token * In-token handshake packet automatic transmission (excluding STALL) * Handshake packet automatic detection at out-token * Supports a maximum packet length of 256 bytes * Error (CRC error/toggle error/time-out) various supports * Wake-Up function support * Restrictions on USB HOST USB HOST HUB support Bulk transfer Transfer Control transfer Interrupt transfer Isochronous transfer Transfer speed PRE packet support SOF packet support CRC error Error Toggle error Time-out Maximum packet < receive data Detection of connection and cutting of device Transfer speed detection x : Supported : Not supported Low Speed Full Speed x x *
* : Only supports full speed, and supports hubs up to one level.
DS07-13735-6E
25
MB90335 Series
SECTOR CONFIGURATION OF FLASH MEMORY
512 Kbits flash memory is located in FFH bank in the CPU memory map. Flash Memory CPU address Writer address *
FF0000H FF0FFFH FF1000H FF1FFFH FF2000H SA2 (4 Kbytes) SA3 (4 Kbytes) SA4 (16 Kbytes) SA5 (16 Kbytes) FF2FFFH FF3000H FF3FFFH FF4000H FF7FFFH FF8000H FFBFFFH FFC000H SA6 (4 Kbytes) SA7 (4 Kbytes) SA8 (4 Kbytes) FFCFFFH FFD000H FFDFFFH FFE000H FFEFFFH FFF000H SA9 (4Kbytes) FFFFFFH 70000H 70FFFH 71FFFH 72000H 72FFFH 73000H 73FFFH 74000H 77FFFH 78000H 7BFFFH 7CFFFH 7D000H 7DFFFH 7E000H 7EFFFH 7F000H 7FFFFH Upper Bank 7C000H Lower Bank 71000H
SA0 (4 Kbytes) SA1 (4 Kbytes)
* : Flash memory writer address indicates the address equivalent to the CPU address when data is written to the flash memory using a parallel writer. Programming and erasing by the general-purpose parallel programmer are executed based on writer addresses.
26
DS07-13735-6E
MB90335 Series
ELECTRICAL CHARACTERISTICS
1. Absolute Maximum Ratings
Parameter Power supply voltage*1 Symbol VCC Rating Min VSS - 0.3 VSS - 0.3 Input voltage*1 VI VSS - 0.3 - 0.5 Output voltage*1 Maximum clamp current Total maximum clamp current "L" level maximum output current "L" level average output current "L" level maximum total output current "L" level average total output current "H" level maximum output current "H" level average output current "H" level maximum total output current "H" level average total output current Power consumption Operating temperature Storage temperature VO ICLAMP ICLAMP IOL1 IOL2 IOLAV1 IOLAV2 IOL IOLAV IOH1 IOH2 IOHAV1 IOHAV2 IOH IOHAV Pd TA Tstg VSS - 0.3 - 0.5 - 2.0 - 40 - 55 - 55 Max VSS + 4.0 VSS + 4.0 VSS + 6.0 VSS + 4.5 VSS + 4.0 VSS + 4.5 +2.0 20 10 43 4 15/4.5 100 50 - 10 - 43 -4 -15/-4.5 - 100 - 50 270 + 85 + 150 + 125 Unit V V V V V V mA mA mA mA mA mA mA mA mA mA mA mA mA mA mW C C C USB I/O *7 *7 Other than USB I/O*5 USB I/O*5 *6 USB-IO (Full speed/Low speed) *6 *2 N-ch open-drain (Withstand voltage I/O of 5 V)*3 USB I/O *2 USB I/O *4 *4 Other than USB I/O*5 USB I/O*5 *6 USB-IO (Full speed/Low speed) *6 Remarks
*1 : The parameter is based on VSS = 0.0 V. *2 : VI and VO must not exceed VCC + 0.3 V. However, if the maximum current to/from an input is limited by some means with external components, the ICLAMP rating supersedes the VI rating. *3 : Applicable to pins : P60 to P67, UTEST (Continued) DS07-13735-6E 27
MB90335 Series
(Continued) *4 : * * * * * * * * * * Applicable to pins: P00 to P07, P10 to P17, P20 to P27, P40 to P47, P50 to P54 Use within recommended operating conditions. Use at DC voltage (current) The +B signal should always be applied a limiting resistance placed between the +B signal and the microcontroller. The value of the limiting resistance should be set so that when the +B signal is applied the input current to the microcontroller pin does not exceed rated values, either instantaneously or for prolonged periods. Note that when the microcontroller drive current is low, such as in the power saving modes, the +B input potential may pass through the protective diode and increase the potential at the VCC pin, and this may affect other devices. Note that if a +B signal is input when the microcontroller power supply is off (not fixed at 0 V) , the power supply is provided from the pins, so that incomplete operation may result. Note that if the +B input is applied during power-on, the power supply is provided from the pins and the resulting supply voltage may not be sufficient to operate the power-on reset. Care must be taken not to leave the +B input pin open. Note that analog system input/output pins other than P60 to P67, DVP, DVM, HVP, HVM, UTEST, HCON
* Sample recommended circuits: * Input/output equivalent circuits Protective diode
VCC
Limiting resistance
P-ch
+B input (0 V to 16 V)
N-ch
R
*5 : A peak value of an applicable one pin is specified as a maximum output current. *6 : The average output current specifies the mean value of the current flowing in the relevant single pin during a period of 100 ms. *7 : The average total output current specifies the mean value of the currents flowing in all of the relevant pins during a period of 100 ms. WARNING: Semiconductor devices can be permanently damaged by application of stress (voltage, current, temperature, etc.) in excess of absolute maximum ratings. Do not exceed these ratings.
28
DS07-13735-6E
MB90335 Series
2. Recommended Operating Conditions
Parameter Symbol Value Min 3.0 Power supply voltage VCC VIH VIHS1 Input "H" voltage VIHS2 VIHM VIHUSB VIL Input "L" voltage VILS VILM VILUSB Differential input sensitivity Differential common mode input voltage range Operating temperature VDI 2.7 1.8 0.7 VCC 0.8 VCC 0.8 VCC VCC - 0.3 2.0 VSS - 0.3 VSS - 0.3 VSS - 0.3 VSS 0.2 Max 3.6 3.6 3.6 VCC + 0.3 VCC + 0.3 VSS + 5.3 VCC + 0.3 VCC + 0.3 0.3 VCC 0.2 VCC VSS + 0.3 0.8 2.5 + 85 + 70 Unit V V V V V V V V V V V V V Remarks At normal operation (When using USB) At normal operation (When not using USB) Hold state of stop operation CMOS input pin CMOS hysteresis input pin N-ch open-drain (Withstand voltage I/O of 5 V)* MD pin input USB pin input CMOS input pin CMOS hysteresis input pin MD pin input USB pin input USB pin input
(VSS = 0.0 V)
VCM
0.8 - 40 0
V C C
USB pin input When not using USB When using USB
TA
* : Applicable to pins : P60 to P67, UTEST WARNING: The recommended operating conditions are required in order to ensure the normal operation of the semiconductor device. All of the device's electrical characteristics are warranted when the device is operated within these ranges. Always use semiconductor devices within their recommended operating condition ranges. Operation outside these ranges may adversely affect reliability and could result in device failure. No warranty is made with respect to uses, operating conditions, or combinations not represented on the data sheet. Users considering application outside the listed conditions are advised to contact their representatives beforehand.
DS07-13735-6E
29
MB90335 Series
3. DC Characteristics
(VCC = 3.3 V 0.3 V, VSS = 0.0 V, TA = -40 C to +85 C) Parameter Symbol Pin name Output pins other than P60 to P67, HVP, HVM, DVP, DVM HVP, HVM, DVP, DVM Output "L" voltage Conditions Value Min
VCC - 0.5
Typ
Max Vcc
Unit Remarks
Output "H" voltage
IOH = -4.0 mA
V
VOH
RL = 15 k 5%
2.8 Vss 0 - 10 -5 25
50 0.1
3.6
Vss + 0.4
V V V A A k A
VOL
Output pins other than HVP, HVM, DVP, IOL = 4.0 mA DVM HVP, HVM, DVP, DVM RL = 1.5 k 5%
0.3 + 10 +5 100 10
Input leak current Pull-up resistance Open drain output leak current
IIL
Input pins other than VCC = 3.3 V, P60 to P67, HVP, Vss < VI < VCC HVM, DVP, DVM HVP, HVM, DVP, DVM VCC = 3.3 V, TA = + 25 C VCC = 3.3 V, Internal frequency 24 MHz, At normal operating At USB operating (USTP = 0) VCC = 3.3 V, Internal frequency 24 MHz, At normal operating At non-operating USB (USTP = 1) VCC VCC = 3.3 V, Internal frequency 24 MHz, At sleep mode VCC = 3.3 V, Internal frequency 24 MHz, At timer mode VCC = 3.3 V, Internal frequency 3 MHz, At timer mode TA = +25 C, At stop mode
RPULL
P00 to P07, P10 to P17
ILIOD P60 to P67
55 50 50 45
65 60 60 55
mA MB90F337 mA MB90337 mA MB90F337 mA MB90337
ICC
Power supply current
ICCS
25
40
mA
3.5
10
mA
ICTS

1.0 1
2.0 40
mA A (Continued)
ICCH
30
DS07-13735-6E
MB90335 Series
(Continued) Parameter Input capacitance Pull-up resistor Pull-down resistor USB I/O output impedance Symbol CIN Rup Pin name Other than Vcc and Vss RST (VCC = 3.3 V 0.3 V, VSS = 0.0 V, TA = -40 C to +85 C) Value Conditions Unit Remarks Min Typ Max VCC = 3.0 V At TA = +25 C 25 25 3 5 50 50 15 100 100 14 pF k k MB90337
Rdown MD2 ZUSB DVP, DVM HVP, HVM
Note : P60 to P67 are N-ch open-drain pins usually used as CMOS.
DS07-13735-6E
31
MB90335 Series
4. AC Characteristics
(1) Clock input timing (VCC = 3.3 V 0.3 V, VSS = 0.0 V, TA = -40 C to +85 C) Parameter Clock frequency Clock cycle time Input clock pulse width Input clock rise time and fall time Internal operating clock frequency Internal operating clock cycle time Symbol fCH tHCYL PWH PWL tcr tcf fCP tCP Pin name X0, X1 X0, X1 X0 X0 Value Min 6 166.7 10 3 42 Typ 6 166.7 Max 24 41.7 5 24 333 Unit Remarks
MHz When oscillator is used MHz External clock input ns ns ns ns When oscillator is used External clock input A reference duty ratio is 30% to 70%. At external clock
MHz When main clock is used ns When main clock is used
* Clock Timing
tHCYL 0.8 VCC
X0
0.2 VCC PWH tcf PWL tcr
32
DS07-13735-6E
MB90335 Series
* PLL operation guarantee range Relation between power supply voltage and internal operation clock frequency PLL operation guarantee range
3.6
Power supply voltage VCC (V)
3.0 2.7
Normal operation assurance range
3 6 12 24
Internal clock fCP (MHz) Note : When the USB is used, operation is guaranteed at voltages between 3.0 V to 3.6 V. Relation between internal operation clock frequency and external clock frequency
24
4x
Internal clock fCP (MHz)
12
2x
External clock
6
1x
3
6
24
External clock FC (MHz) The AC standards provide that the following measurement reference voltages. * Output signal waveform * Input signal waveform Hysteresis input pin
0.8 VCC 0.2 VCC
Output pin
2.4 V 0.8 V
Hysteresis input/other than MD input pin
0.7 VCC 0.3 VCC
DS07-13735-6E
33
MB90335 Series
(3) Power-on reset (VCC = 3.3 V 0.3 V, VSS = 0.0 V, TA = -40 C to +85 C) Parameter Power supply rising time Power supply shutdown time Symbol tR tOFF Pin name Conditions VCC VCC Value Min 0.05 1 Max 30 Unit ms ms Waiting time until power-on Remarks
Notes : * VCC must be lower than 0.2 V before the power supply is turned on. * The above standard is a value for performing a power-on reset. * In the device, there are internal registers which is initialized only by a power-on reset. When the initialization of these items is expected, turn on the power supply according to the standards.
tR
VCC
2.7 V 0.2 V 0.2 V tOFF 0.2 V
Note : Sudden change of power supply voltage may activate the power-on reset function. When changing the power supply voltage during operation as illustrated below, voltage fluctuation should be minimized so that the voltage rises as smoothly as possible. When raising the power, do not use PLL clock. However, if voltage drop is 1 V/s or less, use of PLL clock is allowed during operation.
VCC
The rising edge should be 50 mV/ms or less. RAM data hold
1.8 V VSS
DS07-13735-6E
35
MB90335 Series
(4) UART0, UART1 I/O extended serial timing (VCC = 3.3 V 0.3 V, VSS = 0.0 V, TA = -40 C to +85 C) Parameter Serial clock cycle time SCK SOT delay time Valid SIN SCK SCK valid SIN hold time Serial clock H pulse width Serial clock L pulse width SCK SOT delay time Valid SIN SCK SCK valid SIN hold time Symbol tSCYC tSLOV tIVSH tSHIX tSHSL tSLSH tSLOV tIVSH tSHIX Pin name SCKx SCKx SOTx SCKx SINx SCKx SINx SCKx, SINx SCKx, SINx SCKx SOTx SCKx SINx SCKx SINx External shift clock Mode output pin is CL = 80 pF + 1 TTL Internal shift clock Mode output pin is CL = 80 pF + 1 TTL Conditions Value Min 8 tCP - 80 100 60 4 tCP 4 tCP 60 60 Max + 80 150 Unit ns ns ns ns ns ns ns ns ns
Notes : * Above rating is the case of CLK synchronous mode. * CL is a load capacitance value on pins for testing. * tCP is the machine cycle period (unit : ns) . Refer to " (1) Clock input timing". * Internal shift clock mode
SCK
0.8 V tSLOV 2.4 V tSCYC 2.4 V 0.8 V
SOT
0.8 V tIVSH 0.8 VCC tSHIX 0.8 VCC 0.2 VCC
SIN
0.2 VCC
* External shift clock mode
SCK
0.2 VCC tSLOV 2.4 V tSLSH 0.2 VCC tSHSL 0.8 VCC 0.8 VCC
SOT
0.8 V tIVSH 0.8 VCC tSHIX 0.8 VCC 0.2 VCC
SIN
0.2 VCC
36
DS07-13735-6E
MB90335 Series
*Note of SDA, SCL set-up time
SDA
Input data set-up time
SCL
6 tcp
Note : The rating of the input data set-up time in the device connected to the bus cannot be satisfied depending on the load capacitance or pull-up resistor. Be sure to adjust the pull-up resistor of SDA and SCL if the rating of the input data set-up time cannot be satisfied. *Timing definition
SDA
tLOW tSUDAT tHDSTA tBUS
SCL
tHDSTA tHDDAT tHIGH tSUSTA tSUSTO
38
DS07-13735-6E
MB90335 Series
(6) Timer Input Timing (VCC = 3.3 V 0.3 V, VSS = 0.0 V, TA = -40 C to +85 C) Parameter Input pulse width Symbol tTIWH tTIWL Pin name PWC Conditions Value Min 4 tCP Max Unit ns
Note : tCP is the machine cycle period (unit : ns) . Refer to " (1) Clock input timing".
0.8 VCC 0.8 VCC 0.2 VCC 0.2 VCC
PWC
tTIWH tTIWL
(7) Timer output timing (VCC = 3.3 V 0.3 V, VSS = 0.0 V, TA = -40 C to +85 C) Parameter CLK TOUT change time PPG0 to PPG3 change time Symbol tTO Pin name PPGx Conditions Value Min 30 Max Unit ns
CLK
2.4 V
tTO
PPGx
2.4 V 0.8 V
(8) Trigger Input Timing (VCC = 3.3 V 0.3 V, VSS = 0.0 V, TA = -40 C to +85 C) Parameter Input pulse width Symbol tTRGH tTRGL Pin name Conditions INTx Value Min 5 tCP 1 Max Unit ns s Remarks At normal operating At Stop mode
Note : tCP is the machine cycle period (unit : ns) . Refer to " (1) Clock input timing".
0.8 VCC 0.8 VCC 0.2 VCC 0.2 VCC
INTx
tTRGH tTRGL
DS07-13735-6E
39
MB90335 Series
ORDERING INFORMATION
Part number MB90F337PMC MB90337PMC MB90V330ACR Package 64-pin plastic LQFP (FPT-64P-M23) 299-pin ceramic PGA (PGA-299C-A01) For evaluation Remarks
DS07-13735-6E
43
MB90335 Series
PACKAGE DIMENSION
64-pin plastic LQFP Lead pitch Package width x package length Lead shape Sealing method Mounting height Weight 0.65 mm 12.0 x 12.0 mm Gullwing Plastic mold 1.70 mm MAX 0.47 g P-LQFP64-12x12-0.65
(FPT-64P-M23)
Code (Reference)
64-pin plastic LQFP (FPT-64P-M23)
14.000.20(.551.008)SQ *12.000.10(.472.004)SQ
48 33
Note 1) * : These dimensions do not include resin protrusion. Note 2) Pins width and pins thickness include plating thickness. Note 3) Pins width do not include tie bar cutting remainder.
0.1450.055 (.0057.0022)
49
32
0.10(.004) Details of "A" part 1.50 -0.10 .059 -.004
+0.20 +.008
(Mounting height)
0.25(.010) INDEX 0~8
64 17
1
16
"A"
0.65(.026)
0.320.05 (.013.002)
0.500.20 (.020.008) 0.600.15 (.024.006)
0.100.10 (.004.004) (Stand off)
0.13(.005)
M
C
2003-2010 FUJITSU SEMICONDUCTOR LIMITED F64034S-c-1-3
Dimensions in mm (inches). Note: The values in parentheses are reference values
Please check the latest package dimension at the following URL. http://edevice.fujitsu.com/package/en-search/
44
DS07-13735-6E
MB90335 Series
MAIN CHANGES IN THIS EDITION
Page 35 Section Change Results ELECTRICAL CHARACTERISTICS Corrected as follows; 4.AC Characteristics Voltage of RAM data hold: 3.0 V 1.8 V (3) Power-on reset
The vertical lines marked in the left side of the page show the changes.
DS07-13735-6E
45
MB90335 Series
MEMO
DS07-13735-6E
47
MB90335 Series
FUJITSU SEMICONDUCTOR LIMITED
Nomura Fudosan Shin-yokohama Bldg. 10-23, Shin-yokohama 2-Chome, Kohoku-ku Yokohama Kanagawa 222-0033, Japan Tel: +81-45-415-5858 http://jp.fujitsu.com/fsl/en/ For further information please contact: North and South America FUJITSU MICROELECTRONICS AMERICA, INC. 1250 E. Arques Avenue, M/S 333 Sunnyvale, CA 94085-5401, U.S.A. Tel: +1-408-737-5600 Fax: +1-408-737-5999 http://www.fma.fujitsu.com/ Europe FUJITSU MICROELECTRONICS EUROPE GmbH Pittlerstrasse 47, 63225 Langen, Germany Tel: +49-6103-690-0 Fax: +49-6103-690-122 http://emea.fujitsu.com/microelectronics/ Korea FUJITSU MICROELECTRONICS KOREA LTD. 206 Kosmo Tower Building, 1002 Daechi-Dong, Gangnam-Gu, Seoul 135-280, Republic of Korea Tel: +82-2-3484-7100 Fax: +82-2-3484-7111 http://kr.fujitsu.com/fmk/ Asia Pacific FUJITSU MICROELECTRONICS ASIA PTE. LTD. 151 Lorong Chuan, #05-08 New Tech Park 556741 Singapore Tel : +65-6281-0770 Fax : +65-6281-0220 http://www.fmal.fujitsu.com/ FUJITSU MICROELECTRONICS SHANGHAI CO., LTD. Rm. 3102, Bund Center, No.222 Yan An Road (E), Shanghai 200002, China Tel : +86-21-6146-3688 Fax : +86-21-6335-1605 http://cn.fujitsu.com/fmc/ FUJITSU MICROELECTRONICS PACIFIC ASIA LTD. 10/F., World Commerce Centre, 11 Canton Road, Tsimshatsui, Kowloon, Hong Kong Tel : +852-2377-0226 Fax : +852-2376-3269 http://cn.fujitsu.com/fmc/en/
Specifications are subject to change without notice. For further information please contact each office. All Rights Reserved. The contents of this document are subject to change without notice. Customers are advised to consult with sales representatives before ordering. The information, such as descriptions of function and application circuit examples, in this document are presented solely for the purpose of reference to show examples of operations and uses of FUJITSU SEMICONDUCTOR device; FUJITSU SEMICONDUCTOR does not warrant proper operation of the device with respect to use based on such information. When you develop equipment incorporating the device based on such information, you must assume any responsibility arising out of such use of the information. FUJITSU SEMICONDUCTOR assumes no liability for any damages whatsoever arising out of the use of the information. Any information in this document, including descriptions of function and schematic diagrams, shall not be construed as license of the use or exercise of any intellectual property right, such as patent right or copyright, or any other right of FUJITSU SEMICONDUCTOR or any third party or does FUJITSU SEMICONDUCTOR warrant non-infringement of any third-party's intellectual property right or other right by using such information. FUJITSU SEMICONDUCTOR assumes no liability for any infringement of the intellectual property rights or other rights of third parties which would result from the use of information contained herein. The products described in this document are designed, developed and manufactured as contemplated for general use, including without limitation, ordinary industrial use, general office use, personal use, and household use, but are not designed, developed and manufactured as contemplated (1) for use accompanying fatal risks or dangers that, unless extremely high safety is secured, could have a serious effect to the public, and could lead directly to death, personal injury, severe physical damage or other loss (i.e., nuclear reaction control in nuclear facility, aircraft flight control, air traffic control, mass transport control, medical life support system, missile launch control in weapon system), or (2) for use requiring extremely high reliability (i.e., submersible repeater and artificial satellite). Please note that FUJITSU SEMICONDUCTOR will not be liable against you and/or any third party for any claims or damages arising in connection with above-mentioned uses of the products. Any semiconductor devices have an inherent chance of failure. You must protect against injury, damage or loss from such failures by incorporating safety design measures into your facility and equipment such as redundancy, fire protection, and prevention of over-current levels and other abnormal operating conditions. Exportation/release of any products described in this document may require necessary procedures in accordance with the regulations of the Foreign Exchange and Foreign Trade Control Law of Japan and/or US export control laws. The company names and brand names herein are the trademarks or registered trademarks of their respective owners. Edited: Sales Promotion Department


▲Up To Search▲   

 
Price & Availability of MB9033510

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X